Fast Design Of Reliable, Flexible And High-Speed Awgn Architectures With High Level Synthesis

2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS)(2018)

引用 1|浏览3
暂无评分
摘要
In this paper, rapid prototyping of reliable, flexible and high-speed AWGN hardware architectures are presented. To do so, different methods to generate high precision Gaussian noise are discussed. These methods are compared on an algorithmic level and then implemented from a High Level Synthesis (HLS) tool. Unlike previous works that have focused on area-efficient but time-consuming hand-made architectures, HLS tools enable fast and reliable design of architectures. This work proposes reliable architectures in terms of Gaussian noise quality for a minimum of design effort. Designed architectures are compliant with the IEEE-754 standard for floating-point arithmetic. The architectures are implemented onto field-programmable gate array (FPGA) Virtex-7 device. Comparing to hand-made architectures, the synthesized architectures are similar in terms of performance with a reasonable hardware resources overcost.
更多
查看译文
关键词
AWGN, HLS, FPGA, design space exploration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要