Contact/Via placement management for N7 logic and beyond

ADVANCES IN PATTERNING MATERIALS AND PROCESSES XXXIII(2016)

引用 0|浏览1
暂无评分
摘要
The continuously scaling of complex device geometries is driving by the self-aligned multiple patterning techniques. Depending on such simplified LS scaling, FinFET design rule has been accelerated to unidirectional design layout.([1]) In particular Fin, Gate and Metal layers are based on grating with cutting/blocking scheme, these process have become high volume manufacturing techniques in N14 and beyond.([2,3]) On the other hand, immersions based pitch scaling of contact hole, via and cutmask processes are required multiple lithography and etching passes.([4]) Overlay management is not only the overlay accuracy of layer to layer, to determine the placement error and patterning fidelity in single layer. In this work, focusing on the placement in hole pattern, total placement error budget will be discussed from the viewpoints of metrology, inspection, Mask, OPC and wafer processing. In addition, hole shrink and hole healing techniques have more significant factors in terms of design-process technology co-optimization for N7 and beyond.([5])
更多
查看译文
关键词
Fin FET,7nm node,contact,via,cutmask,placement error,hole shrink,CD healing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要