Benchmarking Image Processing For Space: Introducing The Spacer Architecture Laboratory

2016 IEEE AEROSPACE CONFERENCE(2016)

引用 6|浏览16
暂无评分
摘要
In order to better make investment decisions for future space processing, we are equipping an architectures laboratory to investigate the power and computing performance of candidate computing architectures for future space applications. The picture for future space processing is increasingly complicated by ever increasing data rates/sizes and limited communications bandwidth, both of which will require more data processing, in the form of either data reduction or compression, to be performed on orbit rather than on the ground. Candidate architectures for the laboratory are being drawn from a range of COTS processing architectures including low power multicore processors, FPGAs, and GPUs. As the drivers for these investments are likely to be data-intensive image processing applications, we have selected two representative applications, Synthetic Aperture Radar (SAR) and Hyper-Temporal Imaging (HTI), and tested them on a variety of low-power multicore processors, and for comparison, on modern conventional processors. Both applications were parallelized using OpenMP and/or pthreads. The processors employed include from four to eight cores. State-of-the-art numerical libraries were used to extract the most performance possible. The multi-core processors selected included examples of both homogeneous and heterogeneous computing architectures. Effects of varying the parameters such as the amount of memory made available to the processors, which affects how data decomposition is accomplished, are also studied. In general, homogeneous computing architectures performed better than heterogeneous ones. In some cases, better performance could be achieved with a single processor core with large memory than with multiple processors. These results are a function of the employed algorithm's ability to efficiently utilize architecture features, and cannot be attributed to all application/architecture pairings, thus highlighting the need for a concerted effort to explore processing requirements for future space missions.
更多
查看译文
关键词
image processing,space processing,SPACER architecture laboratory,power performance,computing performance,future space processing,data processing,data reduction,data compression,low power multicore processors,COTS processing architectures,FPGA,field programmable gate array,GPU,graphics processing units,synthetic aperture radar,SAR,hypertemporal imaging,HTI,OpenMP,pthreads,homogeneous computing architecture,heterogeneous computing architecture,data decomposition
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要