谷歌浏览器插件
订阅小程序
在清言上使用

A New Current Mode High Speed Four Quadrant CMOS Analog Multiplier

2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE)(2016)

引用 10|浏览5
暂无评分
摘要
In this paper current mode analog CMOS multipliers arc shortly reviewed and categorized. Then a new current mode four-quadrant analog multiplier circuit is proposed. The new circuit structure is based on trans-linear loops and employs three new compact squaring circuits. Simpler circuit structure, lower power dissipation, lower THD and higher bandwidth are some advantages of the proposed multiplier and also the input resistance is independent of the input current. Post layout simulation results of the multiplier using Cadence Spectre and Asura in 0.18 mu m standard CMOS technology shows a THD of 1.01% (@1MHz), a -3dB bandwidth of 840 MHz, and a power consumption of 89.2 mu W.
更多
查看译文
关键词
current mode,trans-linear loops,analog multiplier,four quadrants
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要