An FPGA-based algorithm development framework for estimating the accuracy of embedded DSP signal transforms

Midwest Symposium on Circuits and Systems Conference Proceedings(2017)

引用 0|浏览5
暂无评分
摘要
This work addresses the problem of estimating the accuracy of a certain class of digital signal processing algorithms, known as linear signal transforms, when implemented on field programmable gate array (FPGA) hardware computational structure (HCS) units. A solution is provided through the formulation of a hardware development framework which uses complex multipliers and complex addition units as its basic functional primitives to arrive at an estimation formulation of embedded signal processing operations.
更多
查看译文
关键词
field programmable gate array hardware computational structure units,hardware development framework,complex multipliers,complex addition units,estimation formulation,embedded signal processing operations,embedded DSP signal transforms,digital signal processing algorithms,linear signal transforms,FPGA-based algorithm development framework,HCS units
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要