Development of high-performance ultra large scale 3D processor with high reliability packaging design

2017 12th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT)(2017)

引用 1|浏览3
暂无评分
摘要
3D-LSI packaging technology with trough silicon via (TSV) is useful for high density and shortened wiring to achieve low power consumption and wide bandwidth for high performance processor. [1] As expected in processor functions, making logic circuit areas larger is required as the scale-up of calculation processing capability, following the trend of many recent core or graphics processing units. By developing 3D-LSI packaging technology compatible with ultra large chips for high-performance processor, and overcoming the issue of yield and reliability, we have achieved a 3D stacked design technology and micro-bump materials of high-yield at product level on a stacked logic processor with almost 700-mm square as the full reticle shot size. In this study, we present the 3D packaging design method to reduce the micro bump stress that originated the underfill material to achieve large size 3D LSI for logic circuit. It was found that the combination of chip organization with a lower stiffness in the stacked structural stability and lower CTE underfill material influenced the vital structure reliability for large chips.
更多
查看译文
关键词
low power consumption,high performance processor,logic circuit areas,3D-LSI packaging technology,stacked logic processor,3D packaging design method,size 3D LSI,high reliability packaging design,ultra large scale 3D processor,through silicon via,graphics processing units,3D stacked design technology,microbump materials,full reticle shot size,microbump stress,stacked structural stability,CTE underfill material
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要