Hierarchical Verification of AMS Systems with Affine Arithmetic Decision Diagrams

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems(2019)

引用 12|浏览7
暂无评分
摘要
Formal methods are a promising alternative to simulation-based verification of mixed-signal systems. However, in practice, such methods fail to scale with heterogeneity and complexity of today’s analog/mixed-signal systems. Furthermore, it is unclear how they can be integrated into existing verification flows. This paper shows a path to overcome these obstacles. The idea is to use a hierarchical verification flow, in which components can be verified by formal methods or by multirun simulation. To transport verification results across hierarchies, we represent parameters and properties by affine arithmetic decision diagrams. We study to which extent this approach fulfills the needs of practical application by the verification of a phase-locked loop of an IEEE 802.15.4 transceiver system.
更多
查看译文
关键词
Integrated circuit modeling,Computational modeling,Complexity theory,Biological system modeling,Phase locked loops,Analog circuits,Temperature sensors
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要