Fine-grained hardware switching scheme for power reduction in multiplication

Electronics Letters(2016)

引用 0|浏览22
暂无评分
摘要
This Letter presents a fine-grained hardware switching scheme to choose from the proper hardware for low power computing. It exploits the word-length optimisation opportunities for multiplication unit. With the proposed technique, the gate-level simulation result on OpenRISC shows 23.7% power reduction for the multiplication unit, which accounts for 9.5% power reduction for its execution unit.
更多
查看译文
关键词
low-power electronics,reduced instruction set computing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要