Reconfigurable missile-borne SAR imaging SoC design

IET Radar, Sonar & Navigation(2019)

引用 1|浏览5
暂无评分
摘要
With the rapid development of the integrated circuit manufacturing technology and the radar technology, the demand for miniaturisation, low power consumption, and real-time performance of synthetic aperture radar (SAR) imaging system is becoming higher and higher. By designing reconfigurable IP cores and configuring parameters through CPU, a reconfigurable missile-borne SAR imaging SoC chip based on IP reuse is designed to meet this urgent demand. Using 0.13μm CMOS process, the SoC chip has been taped out and verified successfully. Compared with the traditional `DSP + FPGA' platform, this chip can ensure the real-time performance of the missile-borne SAR imaging system and has more advantages in scale and power consumption.
更多
查看译文
关键词
CMOS integrated circuits,digital signal processing chips,field programmable gate arrays,integrated circuit design,missiles,radar imaging,synthetic aperture radar,system-on-chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要