A Cmos 0.18 Mu M 600 Mhz Clock Multiplier Pll And A Pseudo-Lvds Driver For The High Speed Data Transmission For The Alice Inner Tracking System Front-End Chip

A. Lattuca,G. Mazza,G. Aglieri Rinella, C. Cavicchioli,N. Chanlek, A. Collu, Y. Degerli, A. Dorokhov, C. Flouzat,D. Gajanana,C. Gao,F. Guilloux,H. Hillemanns, S. Hristozkov, A. Junique,M. Keil,D. Kim,M. Kofarago,T. Kugathasan, Y. Kwon,M. Mager,K. Marek Sielewicz, C. Augusto Marin Tobon, D. Marras, P. Martinengo, H. Mugnier, L. Musa, T. Hung Pham,C. Puggioni, F. Reidt, P. Riedler,J. Rousset,S. Siddhanta,W. Snoeys,M. Song,G. Usai,J. Willem Van Hoorne, P. Yang

JOURNAL OF INSTRUMENTATION(2016)

引用 2|浏览27
暂无评分
摘要
This work presents the 600 MHz clock multiplier PLL and the pseudo-LVDS driver which are two essential components of the Data Transmission Unit (DTU), a fast serial link for the 1.2 Gb/s data transmission of the ALICE inner detector front-end chip (ALPIDE). The PLL multiplies the 40 MHz input clock in order to obtain the 600 MHz and the 200 MHz clock for a fast serializer which works in Double Data Rate mode. The outputs of the serializer feed the pseudo-LVDS driver inputs which transmits the data from the pixel chip to the patch panel with a limited number of signal lines. The driver drives a 5.3 m-6.5 m long differential transmission line by steering a maximum of 5 mA of current at the target speed. To overcome bandwidth limitations coming from the long cables the pre-emphasis can be applied to the output. Currents for the main and pre-emphasis driver can individually be adjusted using on-chip digital-to-analog converters. The circuits will be integrated in the pixel chip and are designed in the same 0.18 mu m CMOS technology and will operate from the same 1.8 V supply. Design and test results of both circuits are presented.
更多
查看译文
关键词
Electronic detector readout concepts (solid-state), Particle tracking detectors (Solid-state detectors)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要