Design Of A Low Power High Speed 4-2 Compressor Using Cntfet 32nm Technology For Parallel Multipliers

INTERNATIONAL JOURNAL OF NANO DIMENSION(2019)

引用 23|浏览2
暂无评分
摘要
In this article a low power and low latency 4-2 compressor has been presented. By using modified truth table and Pass Transistor Logic (PTL) a novel structure has been proposed which outperforms previous designs from the frequency of operation view point. The proposed design method has reduced the total transistor count considerably which will lead to reduced power consumption and smaller active area in the final realized circuit. Comparison with previous works depicts that the proposed structure has the lowest number of transistor among them. The proposed design has been designed and simulated in Carbon Nanotube Field-Effect Transistor (CNTFET) technology having 32nm channel dimension. The comparison with the best reported recent designs demonstrates the superiority of the proposed work; these reported designs in literature were simulated here in the same settings and process to perform a fair comparison. In addition, the Complementary Metal-Oxide-Semiconductor (CMOS) 32nm standard process has also been employed to realize the proposed circuit and to do the comparison between CMOS and CNTFET technologies which illustrates the advantage of CNTFET over standard CMOS processes. The transistor level delay for the critical path of the proposed design is equal to 4 transistors which is equal to the best reported work in the literature; however, in the proposed work here the total number of transistors is reduced to 58 which according to the authors knowledge is the lowest numb reported for a 4-2 compressor block in the papers.
更多
查看译文
关键词
Carbon Nanotube, CNTFET, High Speed, Low Power, Parallel Multiplier, 4-2 compressor
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要