A Novel Voltage-Accumulation Vector-Matrix Multiplication Architecture Using Resistor-shunted Floating Gate Flash Memory Device for Low-power and High-density Neural Network Applications

2018 IEEE International Electron Devices Meeting (IEDM)(2018)

引用 19|浏览82
暂无评分
摘要
We propose a novel processing-in-memory (PIM) architecture based on the voltage summation concept to accelerate the vector-matrix multiplication for neural network (NN) applications. The core device is formed by adding a buried shunt resistor to a floating gate Flash memory device. The NN string is constructed the same way as in NAND Flash by connecting the core devices in series. In perceptron operation the weighting factors are stored in the floating gate device and the sum-of-product is readily obtained by summing the voltage drop of the cells in each NN string. The energy consumption for 128 multiply-and-sum operations within a string can be as low as 0.2pJ. Finally, with the weight values stored in the non-volatile memory there is no need to move data around and this greatly improves the performance and energy efficiency for neural network applications.
更多
查看译文
关键词
multiply-and-sum operations,resistor-shunted floating gate flash memory device,nonvolatile memory,voltage drop,sum-of-product,floating gate device,perceptron operation,NAND Flash,NN string,floating gate Flash memory device,buried shunt resistor,core device,voltage summation concept,novel processing-in-memory architecture,high-density neural network applications,novel voltage-accumulation vector-matrix multiplication architecture,energy 0.2 pJ
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要