Improving Sndr And Sfdr In Capacitive Dacs Using Match Enhancement

Nicholas T. Martin,Rajeevan Amirtharajah

2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)(2019)

引用 1|浏览4
暂无评分
摘要
The power consumption of moderate resolution SAR ADCs, commonly used in IoT applications such as implantable medical devices and wireless sensor nodes, is often limited by capacitor matching requirements. This paper presents an experimental realization of match enhancement, a technique that reduces the variation of binary-weighted capacitors by combining unit capacitors with errors of comparable magnitude and opposite polarity to reduce their net error contribution. Using an on-chip Delta C-to-Delta f capacitance measurement circuit to quantify each capacitor's relative error and an intelligent capacitor assignment algorithm, match enhancement significantly relaxes the matching requirement. A prototype SAR ADC was designed, fabricated in 180 nm CMOS, and tested to demonstrate the effectiveness of match enhancement. A unit capacitance of 705 aF and an area of 1.53 mu m(2) is obtained from a custom-designed metal-metal (M4-M5) capacitor. The SAR ADC has an active area of 0.48 mm(2) and dissipates 2.34 mu W at a 100 kS/s sampling rate with a 1.1 V supply. Match enhancement provides an average increase of 5 dB in SNDR and 12.3 dB in SFDR for the 75 devices tested. This work achieves a 29 fJ/C-s Walden FOM.
更多
查看译文
关键词
match enhancement,capacitor matching requirements,binary-weighted capacitors,unit capacitors,on-chip ΔC-to-Δf capacitance measurement circuit,intelligent capacitor assignment algorithm,moderate resolution SAR ADC,SNDR,SFDR,IoT applications,implantable medical devices,wireless sensor nodes,capacitor relative error,CMOS,unit capacitance,metal-metal capacitor,sampling rate,size 180.0 nm,capacitance 705.0 aF,power 2.34 muW,voltage 1.1 V
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要