FPGA-Based Emulation of Embedded DRAMs for Statistical Error Resilience Evaluation of Approximate Computing Systems

Proceedings of the 56th Annual Design Automation Conference 2019(2019)

引用 11|浏览23
暂无评分
摘要
Embedded DRAM (eDRAM) requires frequent power-hungry refresh according to the worst-case retention time across PVT variations to avoid data loss. Abandoning the error-free paradigm, by choosing sub-critical refresh rates that gracefully degrade the eDRAM content, unlocks considerable power-saving opportunities, but requires to understand the effect of stochastic memory errors at the system/application level. We propose an FPGA-based platform featuring faulty eDRAM emulation based on advanced retention time models and silicon measurements for statistical error resilience evaluation of applications in a complete embedded system. We analyze the statistical QoS for various benchmarks under different sub-critical refresh rates and retention time distributions.
更多
查看译文
关键词
power-saving opportunities,silicon measurements,system-application level,stochastic memory error effect,frequent power-hungry refresh,approximate computing systems,embedded DRAM,FPGA-based emulation,retention time distributions,statistical QoS,complete embedded system,statistical error resilience evaluation,advanced retention time models,faulty eDRAM emulation,eDRAM content,sub-critical refresh rates,error-free paradigm,data loss,PVT variations,worst-case retention time,Si
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要