A Hardware Implementation of SNN-Based Spatio-Temporal Memory Model.

FRONTIERS IN NEUROSCIENCE(2019)

引用 7|浏览38
暂无评分
摘要
Simulating human brain with hardware has been an attractive project for many years, since memory is one of the fundamental functions of our brains. Several memory models have been proposed up to now in order to unveil how the memory is organized in the brain. In this paper, we adopt spatio-temporal memory (STM) model, in which both associative memory and episodic memory are analyzed and emulated, as the reference of our hardware network architecture. Furthermore, some reasonable adaptations are carried out for the hardware implementation. We finally implement this memory model on FPGA, and additional experiments are performed to fine tune the parameters of our network deployed on FPGA.
更多
查看译文
关键词
memory model,brain-inspired,spike neural network,spatio-temporal memory,neuromorphic hardware,FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要