谷歌浏览器插件
订阅小程序
在清言上使用

Design of a Low Power 10-Bit 12ms/s Asynchronous SAR ADC in 65nm CMOS

2019 32ND SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2019)(2019)

引用 1|浏览3
暂无评分
摘要
During the last decades we have witnessed the performance improvement and the aggressive growth of the complexity of integrated circuits (ICs). The progressive size reduction of transistors in recent technological nodes has allowed IC designers to perform analog tasks in the digital domain, increasing the demand for analog-to-digital converters (ADCs). This work presents the design and implementation of a low power successive approximation register analog-to-digital converter (SAR ADC) in a 65mn CMOS technology, suitable for low power frontend of wireless receivers with a flexible sampling rate up to 12 MS/s. At maximum sampling rate, the post-layout simulated circuit achieved an equivalent number of bits (SNOB) of 9.65 and a power consumption of 151.4 mu W, leading to a Figure of Merit of 15.8fJ/Conversion-step, inside an area of 0.074mm(2).
更多
查看译文
关键词
Analog-to-digital converter,successive approximation register,low power consumption,asynchronous SAR ADC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要