谷歌浏览器插件
订阅小程序
在清言上使用

A 5/10 Gb/S Dual-Mode Nrz/Pam4 Cdr In 65-Nm Cmos

2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC)(2019)

引用 2|浏览33
暂无评分
摘要
A dual-mode clock and data recovery (CDR) circuit based on phase interpolator (PI) in 65nm CMOS is presented. CDR can recover clock from quadrature phase shift keying (QPSK) modulated signal in non-to-zero (NRZ) mode, and 16 quadrature amplitude modulation (QAM) signal in 4 pulse amplitude modulation (PAM4) mode. An adaptive threshold voltage loop for PAM4 signal is proposed. Simulation results show that CDR can track maximum +/- 1000ppm frequency offset between transmitter and receiver in two modes, and the jitter of the locked clock is 45.2ps in NRZ mode and 47.8ps in PAM4 mode, respectively.
更多
查看译文
关键词
NRZ, PAM4, CDR, digital loop filter, adaptive threshold voltage, clock jitter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要