Scalable and Configurable Multi-Chip SRAM in a Package for Space Applications

2019 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)(2019)

引用 7|浏览3
暂无评分
摘要
Space applications constantly require integration of more processing capabilities and greater memory capacity, at reduced weight and power consumption. The IHP 130 nm technology is a commercially-qualified and radiation-assessed technology which is sufficiently aggressive for the conservative approach in the space area. In this process node we realize a rad-hard 16Mbit Multi-Chip Module (MCM) SRAM with improved characteristics in comparison to competitor SRAMs. Moreover, the real novelty is the scalable master-slave architecture of the System-in-Package (SiP) with Error Detection and Correction (EDAC), and scrubbing mechanisms which are now at the SiP level. Furthermore, the width of the word size is configurable. On the other side, we conduct a large number of fault injection campaigns in order to early investigate the SiP reliability. High error resilience and significantly reduced number of interrupt requests for error recovery are observed.
更多
查看译文
关键词
space applications,greater memory capacity,reduced weight,power consumption,commercially-qualified radiation-assessed technology,conservative approach,space area,scalable master-slave architecture,system-in-package,SiP level,SiP reliability,multichip module SRAM,error detection and correction,EDAC,scrubbing mechanisms,fault injection,error resilience,error recovery,size 130.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要