An 11-bit 50-MS/s Pipelined ADC using Circuit-sharing Techniques

JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE(2019)

引用 1|浏览2
暂无评分
摘要
In this paper, an 11-bit 50-MS/s analog-todigital converter (ADC) is presented. The sampleand-hold amplifier (SHA) and the first multiplying digital-to-analog converter (MDAC) can be efficiently combined with the proposed operational amplifier and capacitor sharing technique. In addition, the offset voltage and gain error of the operational amplifier can be reduced. The number of flash analog-to-digital converters (FADCs) can be halved by sharing comparators between the adjacent stages. The prototype ADC implemented in a 65-nm CMOS process achieves a signal-to-noise and distortion ratio of 60.7 dB and spurious-free dynamic range of 69.5 dB. The measured differential and integral nonlinearities are within +/- 0.6 LSB and +/- 1.1 LSB, respectively. The ADC occupies an active die area of 0.62 mm(2) and consumes 10.8 mW for a supply voltage of 1.2 V. The figure of merit is 242 fJ/conversion-step.
更多
查看译文
关键词
Opamp-sharing technique,capacitor-sharing technique,comparator-sharing technique,auto-zeroing,pipelined ADC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要