11 This work has been supported by the Centre for Innovati"/>
谷歌浏览器插件
订阅小程序
在清言上使用

A 68 dB SNDR Compiled Noise-Shaping SAR ADC With On-Chip CDAC Calibration

2019 IEEE Asian Solid-State Circuits Conference (A-SSCC)(2019)

引用 5|浏览3
暂无评分
摘要
This paper 11 This work has been supported by the Centre for Innovative Ultrasound Solutions (CIUS), a Norwegian Research Council appointed Centre for Research Based Innovation. Research Council of Norway grant number 237887. presents a noise-shaping SAR ADC with an on-chip, foreground capacitive DAC (CDAC) calibration system. At start-up, the ADC uses the LSBs in the CDAC to measure and digitize the errors of the MSBs. A synthesized digital module accumulates the noise-shaped measurements, computes calibration coefficients, and corrects ADC codes at run-time. The loop filter implements two optimal zeros and two poles, and achieves 27.8 dB in-band attenuation at an oversampling rate (OSR) of 4. The prototype is implemented in 28 nm FDSOI, and achieves 68.2 dB SNDR at 5 MHz bandwidth, while consuming 108.7 μW from a 0.8 V supply. The Walden FOM is 5.2 fJ/conv.-step. The layout of the ADC is compiled from a netlist, a rule file, and an object definition file.
更多
查看译文
关键词
Noise-shaping,SAR,ADC,Noise-shaping SAR,CDAC calibration,analog layout synthesis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要