A 24 kb Single-Well Mixed 3T Gain-Cell eDRAM with Body-Bias in 28 nm FD-SOI for Refresh-Free DSP Applications

2019 IEEE Asian Solid-State Circuits Conference (A-SSCC)(2019)

引用 7|浏览25
暂无评分
摘要
Logic-compatible gain-cell embedded DRAM (GC-eDRAM) is an emerging alternative to conventional SRAM for memory-dominated system-on-chip (SoC) designs due to its high-density, low-power, and two-ported operation. Although GCs have a limited data retention time (DRT) at deeply scaled technology nodes, there are many DSP applications which only require short-term data storage and can therefore avoid refresh. In this paper, we present a novel single-well mixed 3T GC implementation in 28 nm FD-SOI technology. The proposed GC is supplied with body-bias control to improve the DRT by suppressing the leakage through the write port, and extend the maximum operating frequency by forward body-biasing the read port. A 24 kbit GC-eDRAM macro implementing the proposed 3T GC was fabricated in 28 nm FD-SOI technology, resulting in the highest density logic-compatible embedded memory fabricated in any 28 nm process with over 2× higher density compared to a 6T SRAM cell, over 4× higher DRT compared to a conventional 3T GC, and 38×-47× lower static power compared to conventional single-ported and two-ported SRAMs.
更多
查看译文
关键词
GC-eDRAM macro,highest density logic-compatible embedded memory,two-ported SRAMs,6T SRAM cell,body-bias control,FD-SOI technology,data storage,deeply scaled technology nodes,DRT,data retention time,memory-dominated system-on-chip,logic-compatible gain-cell embedded DRAM,24 kb single-well mixed 3T gain-cell eDRAM
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要