Analysis and detection of hard-to-detect full open defects in FinFET based SRAM cells

2020 IEEE Latin-American Test Symposium (LATS)(2020)

引用 0|浏览2
暂无评分
摘要
FinFET technology is used in leading high-performance/power-efficient electronic products. This technology has proven its efficiency after 22nm technology nodes. However, FinFET technology has new manufacturing and design complexities. Thus, it is required to study the behavior of defects in FunFET-based SRAM memories, and developing new test strategies for those defects that are not covered by conventional test strategies based on CMOS fault modeling. This paper is oriented to open-gate defects hard-to-detect that are unique to FinFET based SRAM memory cells. The open-gate defect affects only one of the parallel fins of the driver transistors of the memory cell. The behavior of these defects is studied for the hold, read and write operations using realistic defect models. By using a shorter write time test, the detection of these defects is investigated. The effectiveness of the shorter write time test method at nominal parameters and under process variations is evaluated. The detection probability of these defects can be further enhanced using a higher power supply voltage.
更多
查看译文
关键词
FinFET based SRAM cells,FinFET technology,design complexities,FunFET-based SRAM memories,test strategies,CMOS fault modeling,open-gate defect,SRAM memory cells,memory cell,realistic defect models,shorter write time test,time test method,detection probability,defect analysis,high-performance power-efficient electronic products,hard-to-detect full open defect detection,defect behavior,driver transistors,read and write operations,size 22.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要