Performance improvement of Ge fin field-effect transistors by post-fin-fabrication annealing

JAPANESE JOURNAL OF APPLIED PHYSICS(2020)

引用 0|浏览19
暂无评分
摘要
We demonstrated post-fin-fabrication annealing (PFA) as a recovery process for suppressing plasma-induced damage (PID) in Ge fin field-effect-transistors (FinFETs) after the Ge fin fabrication. There are two key points in the PFA process. One is an annealing temperature (>= 600 degrees C) higher than the recrystallization temperature of Ge for the curing of PID. The other is that a SiO2 film is capped on the Ge fin to prevent GeO desorption. Furthermore, we investigated the impact of PFA at 600 degrees C-800 degrees C on the electrical characteristics of Ge FinFETs. The PFA process improves the subthreshold slope and the on current in Ge n- and p-type FinFETs and reduces the off current. We found that the optimum PFA temperature is 600 degrees C in this experiment because of the minimum thermal expansion between Ge and SiO2. (c) 2020 The Japan Society of Applied Physics
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要