Cnt-Cache: An Energy-Efficient Carbon Nanotube Cache With Adaptive Encoding

PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020)(2020)

引用 1|浏览110
暂无评分
摘要
Carbon Nanotubu field-effect transistor (CNFET) that promises both higher clock speed and energy efficiency becomes an attractive alternative to the conventional power-hungry CMOS cache. We observe that the CNFET-based cache constructed with typical S' cells has distinct energy consumption when reading/writing 0 and 1 from/to it. For instance, the energy consumption of writing 1 to an SRAM cell is " i ost 10X higher than writing 0. With this observation, we propose an energy-efficient cache design called CNT-Cache to take advantage of this feature. It predicts the cache line access pattern based on the latest cache line access history. On top of the prediction, it decides the optimal cache line encoding to match the cache operation preferences at runtime. According to our experiments on a set of benchmark programs, the optimized CNFET-based D -Cache reduces the dynamic power consumption by 22.2% on average compared to the baseline CNFET cache.
更多
查看译文
关键词
CNT-Cache,energy-efficient carbon nanotube Cache,carbon nanotube field-effect transistor,clock speed,energy efficiency,CNFET-based cache,energy consumption,SRAM cell,energy-efficient cache design,cache line access pattern,optimal cache line,cache operation preferences,optimized CNFET-based D-Cache,dynamic power consumption,baseline CNFET cache,power-hungry CMOS cache,cache line access history,adaptive encoding
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要