谷歌浏览器插件
订阅小程序
在清言上使用

A 1.1-Pj/cycle, 20-Mhz, 0.42-V Temperature Compensated ARM Cortex-M0+ SoC with Adaptive Self Body-Biasing in FD-SOI

IEEE solid-state circuits letters(2018)

引用 9|浏览13
暂无评分
摘要
This letter introduces the first ultra-low-voltage ARM Cortex-M0+ system-on-chip leveraging fully depleted silicon-on-insulator technology through adaptive self body biasing swapping techniques for optimum power consumption over a 0 degrees C-60 degrees C temperature range. A power management unit enables Active and Sleep modes as well as a power-free body bias swapping depending on the core's modes and temperature. The system minimum energy point, implemented in a 22-nm node, is reported at 0.42 V/20 MHz, with a 1.13-pJ/cycle energy-efficiency. A temperature compensation scheme is also implemented. When the temperature drops the system is placed in a forward body biasing mode, providing an additional energy boost and maintaining the operating frequency. Over 22.5 degrees C the self body biasing techniques allow to swap the n-well and p-well connections to reduce the transistor leakage by 27%, leading to 28.3-mu W Active power and 2.78 mu W in DeepSleep mode.
更多
查看译文
关键词
22-nm fully depleted silicon-on-insulator (FD-SOI),digital design,energy efficiency,microcontroller (MCU),near-zero-power,self body-biasing,temperature compensation,ultra-low-power (ULP),ultra-low-voltage (ULV)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要