谷歌浏览器插件
订阅小程序
在清言上使用

Comparative Analysis of Power Consumption of Parallel Prefix Adders

2020 27th International Conference on Mixed Design of Integrated Circuits and System (MIXDES)(2020)

引用 0|浏览2
暂无评分
摘要
This paper presents results and conclusions derived from simulations of tens structures of Parallel Prefix Adders considering over a dozen activity scenarios of input vector changes. Based on extended power model of static CMOS gates accurate analysis is done, thanks to the fact, that the model take into consideration changes of input vectors, not only switching activity of signals. Various structures of PG tree have been examined: regular, non-regular, with grey cells only, with both grey and black and with higher valency cells. Obtained results shows that some structures are better for some kind of summed data, but general remarks for adders design can be derived.
更多
查看译文
关键词
power consumption,low-power design,parallel prefix adders,integrated circuits,CMOS technology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要