Sub-20 nm multilayer nanopillar patterning for hybrid SET/CMOS integration

Micro and Nano Engineering(2020)

引用 4|浏览15
暂无评分
摘要
SETs (Single-Electron-Transistors) arouse growing interest for their very low energy consumption. For future industrialization, it is crucial to show a CMOS-compatible fabrication of SETs, and a key prerequisite is the patterning of sub-20 nm Si Nano-Pillars (NP) with an embedded thin SiO2 layer. In this work, we report the patterning of such multi-layer isolated NP with e-beam lithography combined with a Reactive Ion Etching (RIE) process. The Critical Dimension (CD) uniformity and the robustness of the Process of Reference are evaluated. Characterization methods, either by CD-SEM for the CD, or by TEM cross-section for the NP profile, are compared and discussed.
更多
查看译文
关键词
Single-electron-transistor,Multilayer nanopillars,Si nanodots,E-beam lithography,ICP-RIE,EFTEM
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要