Silicon Neuron Transistor Based On Cmos Negative Differential Resistance (Ndr)

IEICE ELECTRONICS EXPRESS(2020)

引用 0|浏览0
暂无评分
摘要
Computer-science-oriented and neuroscience-oriented are two general approaches to developing Artificial General Intelligence (AGI). In this study, a silicon neuron transistor is developed using the neuroscience approach for AGI applications. Neuronal behavior ("weighted sum and threshold" function) is based on the complementary metal-oxide-semiconductor (CMOS) negative differential resistance (NDR) theory. The neuron transistor is implemented by the UMC 180-nm commercial standard CMOS process, which is beneficial to implement an entire neural network or integrate with other CMOS circuits on the same chip. The neuron transistor is composed of three inputs V-g1, V-g2, and V-g3 and a control terminal, V-con a load terminal, V-b(load), and a driver terminal, V-b(driver) respectively. The width of each input is 1.8 mu m, and the inputs have 1, 2, and 4 fingers respectively, that is, the weight ratio is 1:2:4. V-b(load) and V-b(driver) enable a neuron transistor to function more closely resembles a real biological neuron, with improved sensitivity and less complexity comparing to a traditional artificial neural network. The neuron MOS transistor was measured at the maximum frequency of 10 kHz. It had an extremely low power consumption of <10(-4 )mu W and a miniscule footprint 30 x 15 mu m(2). As the process feature size decreases, the chip's operating frequency could be increased by one order of magnitude, while its power consumption and footprint will decrease.
更多
查看译文
关键词
artificial general intelligence (AGI), CMOSFET circuits, artificial neural networks (ANNs), silicon neuron transistor, negative differential resistance (NDR)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要