Digitally-Assisted Peak Detector for Periodic Signal.

MWSCAS(2020)

引用 1|浏览0
暂无评分
摘要
A high-precision digitally-assisted peak detector (PD) circuit is presented. While conventional analog PD circuits suffer from Process, Voltage, and Temperature (PVT) variation, as well as noise and device mismatch, resolution of the proposed PD is only limited by quantization noise of the digital tracking circuit. At startup, a binary search algorithm is employed to quickly find the signal amplitude. After an initial phase, the proposed digitally assisted PD switches to tracking mode in order to follow the peak of the input signal. Designed for periodic systems, such as Voltage Controlled Oscillators (VCOs) and Amplitude Modulation (AM) detectors, the proposed digitally assisted PD exhibits a total of 2 mVpkpk error. The proposed PD shows very low sensitivity to noise of the analog circuitry due to digital averaging. Moreover, calibration mechanisms have been proposed to detect and remove the offset of comparator circuits. In 0.18µm technology, the implemented peak detector consumes 438.5nW power in the analog section and the digital calibration part consumes 28.52µW.
更多
查看译文
关键词
Analog FET circuits, peak detector, digitally-assisted analog circuit, high-precision circuits, calibration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要