谷歌浏览器插件
订阅小程序
在清言上使用

Design and Implementation of a Low-cost AES Coprocessor Based on Estt-Mram IP

2020 IEEE 15th International Conference on Solid-State &amp Integrated Circuit Technology (ICSICT)(2020)

引用 1|浏览2
暂无评分
摘要
In order to insure the security of message transmission between resource-constrained Internet of Things (IoT) devices, a low-cost hardware implementation of Advanced Encryption Standard (AES) coprocessor based on eSTT-MRAM (embedded spin-torque transfer magnetic random access memory) is presented in this paper. By reusing the round unit, the resource overhead of the design is reduced. In order to optimize the total area, a compact SubBytes module without look-up tables is presented by mapping the arithmetic operations on GF(28) to isomorphic field GF((24)2). The promising second-generation memory STT-MRAM is selected to store the key for each round (roundkey) to verify its coordination with security coprocessors. Simulation and synthesis results show that the proposed coprocessor can complete one encryption in 92/110/128 (AES-128/192/256) cycles consuming only 13.07K gates and 28µW at 13.56MHz and 1.2V.
更多
查看译文
关键词
Galois fields,compact subbytes module,AES coprocessor,resource-constrained Internet of Things,second-generation memory STT-MRAM,security coprocessors,isomorphic field,arithmetic operations,resource overhead,embedded spin-torque transfer magnetic random access memory,advanced encryption standard coprocessor,low-cost hardware implementation,IoT devices,message transmission,eSTT-MRAM IP,low-cost AES coprocessor,frequency 13.56 MHz,power 28.0 muW,voltage 1.2 V
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要