谷歌浏览器插件
订阅小程序
在清言上使用

The Demonstration of S2P (Serial-to-Parallel) Converter with Address Allocation Method Using 28 nm CMOS Technology

Applied Sciences(2021)

引用 1|浏览3
暂无评分
摘要
To improve the performance of analog, RF, and digital integrated circuits, the cutting-edge advanced CMOS technology has been widely utilized. We successfully designed and implemented a high-speed and low-power serial-to-parallel ((SP)-P-2) converter for 5G applications based on the 28 nm CMOS technology. It can update data easily and quickly using the proposed address allocation method. To verify the performances, an embedded system (NI-FPGA) for fast clock generation on the evaluation board level was also used. The proposed (SP)-P-2 converter circuit shows extremely low power consumption of 28.1 uW at 0.91 V with a core die area of 60 x 60 mu m(2) and operates successfully over a wide clock frequency range from 5 M to 40 MHz.
更多
查看译文
关键词
serial to parallel converter,digital controller,embedded system,embedded hardware system,5G,RF Front-End,low power,28 nm CMOS,FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要