谷歌浏览器插件
订阅小程序
在清言上使用

A 9 To 12.1 Ghz Sub-Sampling Adpll Based On A Stochastic Flash Tdc And A Dco With A "Folded" Common-Mode Resonator Exhibiting Less Than 90fs Jitter And A Peak Fomj Of-248 Db In 16nm Finfet Cmos

R. Levinger, E. Shumaker, A. Farber,S. Bershansky, N. Geron,O. Degani,A. Ravi,R. Banin, E. Banin,J. Kadry,G. Horovitz

2020 50TH EUROPEAN MICROWAVE CONFERENCE (EUMC)(2020)

引用 1|浏览5
暂无评分
摘要
This paper presents a power efficient sub-sampling all-digital phase-locked loop with less than 90fsrms jitter performance. A stochastic-flash time-to-digital converter is utilized and obtains sub-picosecond effective resolution. A "folded" common mode resonator is included within the digitally controlled oscillator to enhance performance while maintaining a compact design. The ADPLL covers 9 to 12.1 GHz (29.4% fractional tuning range). Measured phase noise of -105.2/-109/-124.85 dBc/Hz at 10.6 GHz for 0.1/1/10 MHz frequency offset respectively. Integrated phase noise lower than -45 dBc was recorded for the whole tuning range for an integration range between 10 KHz to 40 MHz. The ADPLL consumes 15.5 mA from a 0.8 V analog supply and 7 mA from a 0.7 V digital supply, for a total power consumption of 17.3 mW and a peak jitter-power figure-of-merit (FoMj) of -248 dB. Fabricated in 16nm FinFet CMOS, the silicon area is 0.24 mm2.
更多
查看译文
关键词
ADPLL, Sub-Sampling, TDC, DCO, FOM, Jitter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要