Energy Aware Parallel Scheduling Techniques For Network-On-Chip Based Systems

IEEE ACCESS(2021)

引用 3|浏览1
暂无评分
摘要
Minimizing execution time, energy consumption, and network load through scheduling algorithms is challenging for multi-processor-on-chip (MPSoC) based network-on-chip (NoC) systems. MPSoC based systems are prevalent in high performance computing systems. With the increase in computing capabilities of computing hardware, application requirements have increased many folds, particularly for real world scientific applications. Scheduling large scientific workflows consisting hundreds and thousands of tasks consume significant amount of time and resources. In this article, energy aware parallel scheduling techniques are presented primarily aimed at reducing the algorithm execution time while considering network load. Experimental results reveal that the proposed parallel scheduling algorithms achieve significant reduction in execution time.
更多
查看译文
关键词
Task analysis, Program processors, Job shop scheduling, Genetic algorithms, Energy efficiency, Energy consumption, Network-on-chip, Network-on-chip (NoC), multiprocessor system-on-chip (MPSoC), task scheduling, parallel scheduling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要