Rapid Single-Flux-Quantum Logic Circuits Using Clockless Gates

IEEE Transactions on Applied Superconductivity(2021)

引用 9|浏览3
暂无评分
摘要
An architecture of rapid single-flux-quantum logic circuits using clockless gates is proposed. Compared with a circuit composed of only clocked gates, a circuit using clockless gates includes fewer clocked gates, and therefore, a smaller clock distribution network. A circuit in the proposed architecture is constructed from pipeline stages. Each pipeline stage consists of a column of clocked gates and a succeeding block of clockless gates. The function of a pipeline register of a stage is implemented by the latching function of the clocked gates in the column. The combinational logic of a stage is implemented by the logic function of the clocked gates in the column and that of the clockless gates in the block. We designed a two-stage-pipelined 4-bit carry-lookahead-adder using clockless gates as a design example of the proposed architecture. It had reductions of the count of clocked gates and the area by 33 and 13%, respectively, compared with that composed of only clocked gates. The 4-bit adder in the proposed architecture was fabricated and demonstrated with the maximum clock frequency of 21.4 GHz and the bias margin of ±16%.
更多
查看译文
关键词
Rapid single-flux-quantum (RSFQ) circuit,clock distribution network,clockless logic gates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要