谷歌浏览器插件
订阅小程序
在清言上使用

65.6-75.2-GHz Phase-Controlled Push-Push Frequency Quadrupler With 8.3% DC-to-RF Efficiency in 40-nm CMOS

IEEE Microwave and Wireless Components Letters(2021)

引用 15|浏览2
暂无评分
摘要
We present a 40-nm CMOS 70-GHz frequency quadrupler based on a phase-controlled push-push (PCPP) topology that provides high efficiency and harmonic suppression. Since MOSFETs in the PCPP stack turn off alternately, the quadrupler can provide high energy efficiency even for fourth-order frequency multiplication. One major problem related to even-order harmonic suppression was mitigated by using a transformer-based output amplifier with no degradation in energy efficiency. The fabricated quadrupler provides the 3-dB bandwidth and peak output power of 65.6-75.2 GHz and -0.2 dBm at 70 GHz, respectively, with an 8.9-dBm fundamental input power. The peak dc-to-RF efficiency was measured to be 8.3% with 11.4-mW dc power consumption, including an output amplifier. At 70 GHz, measured harmonic suppression was around 51.1, 41.0, and 43.1 dBc at first, second, and third harmonic frequencies, respectively.
更多
查看译文
关键词
Harmonic analysis,Topology,Power harmonic filters,Power generation,Wireless communication,Energy efficiency,Power amplifiers,CMOS,frequency multiplier,frequency quadrupler,millimeter-wave integrated circuit,phase-controlled push-push
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要