An Architecture for Improving Variable Radix Real and Complex Division Using Recurrence Division.

ACSSC(2020)

引用 0|浏览5
暂无评分
摘要
This paper shows the details of an implementation of variable radix floating-point complex division based on previous implementations of the algorithm. This implementation takes advantage of the easier prescaling offered by low-radix division and recodes it as necessary for higher radix iterations throughout the design. This, along with proper use of redundant digit sets, allows us to significantly altar performance characteristics relative to exclusively high-radix division implementations. Comparisons to existing architectures are shown, as well as common implementation optimizations for future iterations. Results are given in cmos32soi 32nm MTCMOS technology using ARM-based standard-cells and commercial EDA toolsets.
更多
查看译文
关键词
recurrence division,variable radix floating-point complex division,low-radix division,higher radix iterations,redundant digit sets,common implementation optimizations,high-radix division implementations,variable radix real architecture,MTCMOS technology,ARM-based standard-cells,size 32.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要