Process-Portable and Programmable Layout Generation of Digital Circuits in Advanced DRAM Technologies.

Youngbog Yoon, Daeyong Han, Shinho Chu,Sangho Lee,Jaeduk Han,Junhyun Chun

DATE(2021)

引用 1|浏览12
暂无评分
摘要
This paper introduces a physical layout design methodology that produces DRC-clean, area-efficient, and programmable layouts of digital circuits in advanced DRAM processes. The proposed methodology automates the layout generation process to enhance design productivity, while still providing rich customization for efficient area and routing resource utilizations. Process-specific parameterized cells (PCells) are combined with process-independent place-and-route functions to automatically generate area-efficient and programmable layouts. Routing grids are optimized to enhance the area and routing efficiency. The proposed method reduced the design time of digital layouts by 80% compared to a manual design with high layout qualities, significantly enhancing the design productivity.
更多
查看译文
关键词
DRAM,Standard cells,Layout,Design automation,Templates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要