Design of an ASIC-Based High Speed 32-bit Floating Point Adder

Debarshi Deka, Navaneeth Kumar,Dipankar Pal

2021 International Conference on Applied Electronics (AE)(2021)

引用 0|浏览1
暂无评分
摘要
Advancements in machine-learning algorithms made it necessary to explore fast algorithms for Floating Point operations, addition being most commonly used complex operation involving significant delay and power-consumption. Applications include high-performance computer vision, imaging and deep-learning functions accelerated using dedicated hardware accelerators. This paper proposes a 32-bit Floati...
更多
查看译文
关键词
ASIC,Floating Point Adder,Far and Close Data Path Algorithm,Cadence Genus and Innovus,Kogge-Stone Adder,Barrel Shifter,Leading One Predictor (LOP),Compound Adder,Normalized,Denormalized and Mixed numbers
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要