A 1.55-To-32-Gb/S Four-Lane Transmitter With 3-Tap Feed Forward Equalizer And Shared Pll In 28-Nm Cmos

ELECTRONICS(2021)

引用 4|浏览3
暂无评分
摘要
This paper presents a fully integrated physical layer (PHY) transmitter (TX) suiting for multiple industrial protocols and compatible with different protocol versions. Targeting a wide operating range, the LC-based phase-locked loop (PLL) with a dual voltage-controlled oscillator (VCO) was integrated to provide the low jitter clock. Each lane with a configurable serialization scheme was adapted to adjust the data rate flexibly. To achieve high-speed data transmission, several bandwidth-extended techniques were introduced, and an optimized output driver with a 3-tap feed-forward equalizer (FFE) was proposed to accomplish high-quality data transmission and equalization. The TX prototype was fabricated in a 28-nm CMOS process, and a single-lane TX only occupied an active area of 0.048 mm(2). The shared PLL and clock distribution circuits occupied an area of 0.54 mm(2). The proposed PLL can support a tuning range that covers 6.2 to 16 GHz. Each lane's data rate ranged from 1.55 to 32 Gb/s, and the energy efficiency is 1.89 pJ/bit/lane at a 32-Gb/s data rate and can tune an equalization up to 10 dB.
更多
查看译文
关键词
CMOS, high-speed serial interface, transmitter (TX), feed-forward equalizer (FFE), phase-locked loop (PLL), voltage-controlled oscillator (VCO)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要