谷歌浏览器插件
订阅小程序
在清言上使用

(Keynote) Gate-All-Around Nanowire & Nanosheet FETs for Advanced, Ultra-Scaled Technologies

ECS Transactions(2020)

引用 3|浏览1
暂无评分
摘要
We report on gate-all-around (GAA) vertically stacked lateral nanowires (NW) and nanosheets (NS) FET devices as promising candidates to replace finFETs and help preserve the power, performance, area, and cost (PPAC) logic roadmap for advanced sub-5nm technology nodes. In addition, GAA vertical NW/NS FETs appear particularly attractive for enabling highly dense memory cells such as ultra-scaled MRAMs with lower energy consumption and smaller access latency values. Key fabrication challenges and device features for both types of transistors will be discussed here, together with the possibility to manufacture them on the same wafer by a cost-effective, co-integration scheme to obtain simultaneously a high-performance logic platform and have increased on-chip memory content.
更多
查看译文
关键词
nanowire,nanosheet,gate-all-around,ultra-scaled
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要