FPGA implementation of SAR Bi-Channel synthesis based on inverse filtering

X Shao, H Shi,L Chen,N Zhang

user-613ea93de55422cecdace10f(2020)

引用 0|浏览9
暂无评分
摘要
In a multi-channel synthetic aperture radar (MSAR) system, non-uniform azimuth sampling is an important factor affecting imaging. If it is not processed and then imaged directly, it will inevitably lead to deterioration of imaging performance. The channel synthesis algorithm based on inverse filtering is a method to solve this problem. However, in actual applications, it is necessary to perform specific optimization processing on the algorithm to meet real-time requirements. This paper designs a new architecture for efficient implementation of channel synthesis algorithms. The design makes full use of the parallel characteristics of FPGA to improve the speed of the algorithm. By optimizing the DDR read-write control logic, the data transfer rate is improved. Finally, the Modelsim software is used to obtain the simulation results. At 150 MHz,the processing speed could reach 461.6MSamples/s (64bit/sample).
更多
查看译文
关键词
inverse filtering,multichannel synthetic aperture radar system,nonuniform azimuth sampling,imaging performance,channel synthesis algorithm,optimization processing,FPGA implementation,SAR bichannel synthesis,parallel characteristics,DDR read-write control logic,data transfer rate,Modelsim software,frequency 150.0 MHz
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要