Time to Digital Sensing for Multilevel RRAM Cells

IEEE ACCESS(2021)

引用 0|浏览3
暂无评分
摘要
Memristors offer the possibility of implementing multilevel cells in Resistive RAMs providing high-density non-volatile data storage solutions. However the writing and reading processes when these devices are integrated into a crossbar is a problem that has not yet been fully solved. Process and temperature variations must be carefully handled when designing reliable interface circuits for RRAM cells. In this work we present a time-domain reading circuit for multilevel RRAM cells. The sensing operation is performed based on the well-known RC circuit that generates a pulse whose width depends on the state of the cell, providing excellent results in terms of area, energy per bit and scalability. Temperature and process variations have been analysed in depth to validate the effective number of levels a cell may store to be read accurately.
更多
查看译文
关键词
Memristors, Resistance, Proposals, Time-domain analysis, Writing, Integrated circuit modeling, Capacitors, Crossbar, readout circuits, memristor, process variation, multilevel, temperature variation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要