谷歌浏览器插件
订阅小程序
在清言上使用

Gate Driver Design in a 1 Μm SiC CMOS Process for Heterogeneous Integration Inside SiC Power Module

Proceedings of the International Symposium on Microelectronics(2020)

引用 0|浏览6
暂无评分
摘要
Abstract In this paper, the design and implementation of a gate driver in SiC CMOS process is presented for heterogeneous integration (HI) inside the commercial SiC power module. The output stage of the gate driver circuit includes four-pull up (QP 1,2,3,4) and four-pull down (QN 1,2,3,4) transistors to vary current drive strength. The output stages are driven by tri-state buffer chains that are controlled by comparator based control circuits. The driver is tested over temperature up to 300°C. At higher temperatures, the peak drive current (under full strength with no external load) increases with the output swing remaining the same. Variation of the driver’s output pull-up and pull-down stage at higher load capacitance is also discussed in this paper. The driver circuit layout is optimized to utilize the maximum die area allowed by the process. The gate driver layout is 4.8mm × 4.8mm. The bond pads and layout orientation are configured for flip-chip packaging but can also be used for wire-bonding.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要