32-Bit ALU with Clockless Gates for RSFQ Bit-Parallel Processor

IEICE TRANSACTIONS ON ELECTRONICS(2022)

引用 2|浏览0
暂无评分
摘要
A 32-bit arithmetic logic unit (ALU) is designed for a rapid single flux quantum (RSFQ) bit-parallel processor. In the ALU, clocked gates are partially replaced by clockless gates. This reduces the number of D flip flops (DFFs) required for path balancing. The number of clocked gates, including DFFs, is reduced by approximately 40 %, and size of the clock distribution network is reduced. The number of pipeline stages becomes modest. The layout design of the ALU and simulation results show the effectiveness of using clockless gates in wide datapath circuits.
更多
查看译文
关键词
SFQ digital circuit, ALU, wide datapath circuit, bit-parallel processor, clockless gate
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要