An ASIC Architecture With Inter-Chip Networking for Individual Control of Adaptive-Metamaterial Cells

IEEE ACCESS(2022)

引用 0|浏览8
暂无评分
摘要
In this paper, the architecture of an application-specific integrated circuit for adaptive metasurfaces is presented. The architecture allows scalable networking over large metasurfaces and reconfiguration of each unit-cell with unique complex impedance settings, for adjusting metasurface electromagnetic performance. The one-chip-design metasurface array, includes self-initialization/addressing, configuration-packet routing, and network adaptation for fault-tolerant dynamic metasurfaces. An asynchronous design is adopted for power efficiency and high scalability, whereas speed is enhanced through multilevel pipelining. The ability to dynamically form reconfigurable networks in conjunction with the clockless operation helps the metasurface to cover arbitrary physical shapes, implemented on both rigid or flexible substrates. The architecture is validated through transistor-level simulations of the complete design implemented in a commercially available process. Then, a variety of scalable and/or flexible networks are presented, exploiting the strengths offered by the architecture, to demonstrate its capabilities and estimated performance. The demonstrated results of the architecture and its networking capabilities, allow the realization of chip-to-chip programmability of metasurfaces with up to 2(18) ASICs. The individual ASICs can be reconfigured in 2 mu s and consume only 342 mu W of static power.
更多
查看译文
关键词
Metasurface ASIC, fault-adaptive metamaterial ASIC network, ASIC architecture, asynchronous network, inter-tile network, adaptive metamaterial cells, programmable metamaterials
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要