Novel Distributed Placement Techniques Based on Routing Network for TMR Designs

2022 IEEE 10th Joint International Information Technology and Artificial Intelligence Conference (ITAIC)(2022)

引用 0|浏览7
暂无评分
摘要
Triple modular redundancy (TMR) is the most widely used FPGA circuit hardening technology to mitigate soft error. Generating the TMR circuits based on high level synthesis technology (HLS) has become a new research branch due to its good timing performance. However, the TMR circuits implemented in FPGA will be affected by common mode failure (CMF), which leads to the decline of fault tolerance. The commonly used distributed placement techniques to mitigate CMF will have a negative impact on the timing performance. In this paper, a novel distributed placement technique based on routing network is proposed. The spacing of redundant branches is divided by the distance characteristics of routing resources. Some distributed placement strategies are designed to explore the influence of distributed placement strategy on timing and fault tolerance. The experimental results show that the method proposed can be used to determine the optimal distributed placement strategy to achieve the best trade-off between timing and fault tolerance.
更多
查看译文
关键词
field programmable gate array,single event upset,high level synthesis,triple modular redundancy,distributed placement
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要