Loop Dynamics Analysis of PAM-4 Mueller-Muller Clock and Data Recovery System.

IEEE Open J. Circuits Syst.(2022)

引用 2|浏览3
暂无评分
摘要
This paper provides a framework for analyzing the loop dynamics of the clock and data recovery (CDR) system of ADC-based PAM-4 receivers, which will assist in extending the timing recovery loop bandwidth. This paper formulates an accurate linear model of linear and signed Mueller-Muller phase detector for baud-rate clock recovery. Different equalization configurations of continuous-time linear equalizer (CTLE) and feed-forward equalizer (FFE) are evaluated from a phase detector performance perspective to enable high CDR loop bandwidth. The impact of loop latency on the timing recovery of ADC-based PAM-4 receivers is also analyzed and demonstrated using accurate behavioral simulations. The analysis and behavioral results show that, to achieve high CDR loop bandwidth with a good jitter tolerance, the phase detector gain to noise ratio should be maximized, and CDR loop latency should be minimized.
更多
查看译文
关键词
Detectors,Timing,Bandwidth,Jitter,Clocks,Standards,Receivers,Analog-to-digital converter (ADC)-based receiver,clock and data recovery,digital equalization,feed-forward equalizer (FFE),time interleaving
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要