Effect of Negative Back Bias on FD-SOI Device Parameters down to Cryogenic Temperature

2022 IEEE Latin American Electron Devices Conference (LAEDC)(2022)

引用 2|浏览0
暂无评分
摘要
In this work, we aim to present the effect of negative back bias on various device parameters down to cryogenic temperatures. We have performed wafer-level DC measurements on a RVT (Regular Voltage Threshold) short channel n-type and p-type ultra-thin body ultra-thin buried oxide (UTBB) FD-SOI MOSFETs with different geometries across temperatures ranging from 300K down to 10K. Our analysis shows that while the threshold voltage behavior is aligned with the theoretical expectation, the subthreshold slope behavior with back bias is counter intuitive. With this work, we are trying to address the origin of the same to contribute towards the understanding of cryogenic CMOS behavior.
更多
查看译文
关键词
Cryogenic Temperatures,Fully Depleted Silicon on Insulator (FD-SOI),MOSFET,Subthreshold Slope,Regular Voltage Threshold (RVT),cryogenic-CMOS behavior
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要