A Cascaded PLL (LC-PLL + RO-PLL) with a Programmable Double Realignment Achieving 204fs Integrated Jitter (100kHz to 100MHz) and -72dB Reference Spur.

International Solid-State Circuits Conference(2022)

引用 4|浏览1
暂无评分
摘要
Many PLLs, including those used for mm-wave 5G communications, require deep-sub-picosecond integrated phase jitter [1]. Their in-band phase noise (PN) can be adversely affected by flicker noise and a large feedback frequency-division ratio, N. Cascaded PLLs are a recent trend in addressing this problem [2]–[4]. They are composed of two stages: the 1 st stage (PLL #1) receives an external frequency reference F REF to generate a filtered reference of several GHz feeding into the 2 nd stage (PLL #2) that features a lower division ratio and a wide bandwidth for better overall jitter performance. Although the cascaded PLL can chose from various combinations of oscillators, e.g., LC-tank and ring-oscillator (RO), the PLL #2 using an RO can benefit from a small size, easy integration, wide frequency-tuning range (FTR), and multiphase clock outputs (e.g., for directly supporting multibeam antenna arrays). Normally, the RO-PLL cannot achieve the same jitter performance as an LC-PLL, but here a low value of $N$ in the wide-bandwidth integer-N configuration of PLL #2 makes this distinction less relevant.
更多
查看译文
关键词
LC-PLL + RO-PLL,programmable double realignment achieving 204fs,integrated jitter,mm-wave 5G communications,in-band phase noise,feedback frequency-division ratio,jitter performance,cascaded PLL,external frequency reference FREF,frequency-tuning range,multiphase clock outputs,LC-tank,ring-oscillator,deep-sub-picosecond integrated phase jitter,time 204.0 fs,frequency 100.0 kHz to 100.0 MHz
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要