Hardware Accelerated Digital Signal Processing for Weather Satellite University Ground Station

2022 IEEE INTERNATIONAL WORKSHOP ON METROLOGY FOR AEROSPACE (IEEE METROAEROSPACE 2022)(2022)

引用 1|浏览0
暂无评分
摘要
The paper presents the realtime implementation of a digital signal processing and image recovery pipeline of weather satellites downlink data based on the Xilinx Zynq SoC of the PYNQ-Z2 board. It is used for the illustration of parallel hardware acceleration techniques at the weather satellite university ground station. The high-performance programmable logic expand the capabilities of the basic computational methods and is applied for satellite data processing. The access architecture to programmable logic elements for their virtual reconfiguration is described. The design of digital polyphase filtering, symbol synchronization, and data decoding modules is reflected. A phase-locked loop with a simplified approximation to the iterative phase shift calculation is discussed. The recovered high-resolution image of the NOAA-18 satellite demonstrates the effectiveness of a hardware-accelerated digital signal processing system.
更多
查看译文
关键词
hardware acceleration, programmable logic, processing pipeline, weather satellite, image recovery
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要